Title:
Transient Joule heating in nano-scale embedded on-chip interconnects

dc.contributor.advisor Joshi, Yogendra
dc.contributor.advisor Kumar, Satish
dc.contributor.advisor Graham, Samuel
dc.contributor.advisor Swaminathan, Madhavan
dc.contributor.advisor Bakir, Muhannad S.
dc.contributor.advisor Sukharev, Valeriy
dc.contributor.author Barabadi, Banafsheh
dc.contributor.department Mechanical Engineering
dc.date.accessioned 2014-05-22T15:20:49Z
dc.date.available 2014-05-22T15:20:49Z
dc.date.created 2014-05
dc.date.issued 2013-12-19
dc.date.submitted May 2014
dc.date.updated 2014-05-22T15:20:49Z
dc.description.abstract Major challenges in maintaining quality and reliability in today’s microelectronics devices come from the ever increasing level of integration in the device fabrication, as well as the high level of current densities that are carried through the microchip during operation. In order to have a framework for design and reliability assessment, it is imperative to develop a predictive capability for the thermal response of micro-electronic components. A computationally efficient and accurate multi-scale transient thermal methodology was developed using a combination of two different approaches: “Progressive Zoom-in” method and “Proper Orthogonal Decomposition (POD)” technique. The proposed technique has the capability of handling several decades of length scale from tens of millimeter at “package” level to several nanometers at “interconnects” level at a considerably lower computational cost, while maintaining satisfactory accuracy. This ability also applies for time scales from seconds to microseconds corresponding to various transient thermal events. The proposed method also provides the ability to rapidly predict thermal responses under different power input patterns, based on only a few representative detailed simulations, without compromising the desired spatial and temporal resolutions. It is demonstrated that utilizing the proposed model, the computational time is reduced by at least two orders of magnitude at every step of modeling. Additionally, a novel experimental platform was developed to evaluate rapid transient Joule heating in embedded nanoscale metallic films representing buried on-chip interconnects that are not directly accessible. Utilizing the state-of-the-art sub-micron embedded resistance thermometry the effect of rapid transient power input profiles with different amplitudes and frequencies were studied. It is also demonstrated that a spatial resolution of 6 µm and thermal time constant of below 1 µs can be achieved using this technique. Ultimately, the size effects on the thermal and material properties of embedded metallic films were studied. A state-of-the-art technique to extract thermal conductivity of embedded nanoscale interconnects was developed. The proposed structure is the first device that has enabled the conductivity measurement of embedded metallic films on a substrate. It accounts for the effect of the substrate and interface without compromising the sensitivity of the device to the thermal conductivity of the metallic film. Another advantage of the proposed technique is that it can be integrated within the structure and be used for measurements of embedded or buried structures such as nanoscale on chip interconnects, without requiring extensive micro-fabrication. The dependence of the thermal conductivity on temperature was also investigated. The experimentally measured values for thermal conductivity and its dependence on temperature agree well with previous studies on free-standing nanoscale metallic bridges.
dc.description.degree Ph.D.
dc.format.mimetype application/pdf
dc.identifier.uri http://hdl.handle.net/1853/51786
dc.language.iso en_US
dc.publisher Georgia Institute of Technology
dc.subject Joule heating
dc.subject Interconnects
dc.subject Nano-scale heat transfer
dc.subject Multi-scale thermal modeling
dc.subject.lcsh Interconnects (Integrated circuit technology)
dc.subject.lcsh Nanoelectromechanical systems
dc.subject.lcsh Heat Transmission
dc.title Transient Joule heating in nano-scale embedded on-chip interconnects
dc.type Text
dc.type.genre Dissertation
dspace.entity.type Publication
local.contributor.advisor Joshi, Yogendra
local.contributor.advisor Bakir, Muhannad S.
local.contributor.advisor Kumar, Satish
local.contributor.advisor Graham, Samuel
local.contributor.advisor Swaminathan, Madhavan
local.contributor.corporatename George W. Woodruff School of Mechanical Engineering
local.contributor.corporatename College of Engineering
relation.isAdvisorOfPublication 63ef328b-076b-44b7-92a9-0f7dd03fa1fa
relation.isAdvisorOfPublication 752d9ed4-97ec-4a80-9920-4b4d3e762de1
relation.isAdvisorOfPublication c7db5df8-737b-4217-bc93-ec9bf6e58160
relation.isAdvisorOfPublication cf62405d-2133-40a8-b046-bce4a3443381
relation.isAdvisorOfPublication 974f4642-b132-43e2-9ca6-c40e8af82f93
relation.isOrgUnitOfPublication c01ff908-c25f-439b-bf10-a074ed886bb7
relation.isOrgUnitOfPublication 7c022d60-21d5-497c-b552-95e489a06569
thesis.degree.level Doctoral
Files
Original bundle
Now showing 1 - 1 of 1
Thumbnail Image
Name:
BARABADI-DISSERTATION-2014.pdf
Size:
5.55 MB
Format:
Adobe Portable Document Format
Description:
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
LICENSE.txt
Size:
3.87 KB
Format:
Plain Text
Description: